Skip links

Careers

Verification Engineer

RAMAT HAHAYAL | R&D | FULL-TIME

NeuroBlade is looking for a Verification Engineer to join our fast-growing engineering team.
We are looking for brilliant and passionate people to join us and play a major role in building the next big thing in AI! If you enjoy working on cutting edge technologies and solving complex problems, and  have a team spirit and a can-do-attitude – Your place is with us!

NeuroBlade set out on a mission to redefine computer architecture for memory intensive tasks. We build high performance solutions for the rapidly growing AI & Analytics market while lowering total cost of ownership.
NeuroBlade’s unique hardware solution paired with a complete end-to-end SW stack, enables businesses to take the next leap forward by increasing the efficiency and affordability of their data-centers.

WHAT YOU’LL BE DOING

  • Build UVM verification environments from scratch
  • Hunt for bugs in state of the art designs, both in block level and full chip
  • Gain full visibility to the design , and SW-HW integration

REQUIRED

  • At list 2 years of experience with System-Verilog (or equivalent) environments
  • BSC EE-engineer/Computer-science,
    graduated of a known university (TAU,BGU,Technion) , GPA 80 or above
  • A team player, quick learner , good multitask ability , self managed
  • Scripting knowledge : TCL/Perl/Phyton/Other

ADVANTAGES

  • Knowledge with Analytics & AI and processors design
  • Knowledge with UVM
  • Experience with FPGA systems and tools (Quartus, Vivado)
  • Experience with RTL design
  • Experience with lab work

Click here to apply now.

Skip to content